Part Number Hot Search : 
SDZ6V2D PT1669 FSDM101 FFM102 DWR2G 89L58 EVICE SG1524BJ
Product Description
Full Text Search
 

To Download STLC61256 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 CopperWing12
ADSL Central Office (CO) Chipset: STLC61256/55 + STLC60454 + STLC60243
DATA BRIEF
1
GENERAL DESCRIPTION
The CopperWing12 ADSL Chipset family targets a complete set of solution for Central Office (CO) ADSL technology integrating also processing and management capability to provide the best solution for ATM/IP DSLAM, ATM/IP mini DSLAM and "Pizza" boxes. The chipset integrates all ADSL/ ADSL2+ functions from ATM/IP interfaces to the line in three devices: Two data pump chip options: - STLC61255: 12 channels ATM ADSL Data Pump - STLC61256: 12 Channels ATM/IP ADSL data Pump with embedded Cell Processor
CopperWing12 chipset family provides Ethernet and ATM interfaces to fit IP and ATM based Remote Unit or CO line cards; it provides also a general purpose controller to allow the development of controller-less line cards. The Modem Control Software runs entirely on the DMT Transceiver (no external memory needed for Interleave memory nor modem SW): the line card host controller is in charge only of high-level management operation. The chipset is able to support not only the current ADSL standards, but also ADSL2 and ADSL+ (12 channels). With only 1 square inches and less than 1 Watt per channel (in ADSL mode, 1.15W/line in ADSL+ mode), the Copperwing12 chipset is one of the most competitive solutions for CO ADSL application. The chip set supports also ADSL+ mode to deliver higher bit rate (24Mb/s) on short loops while with Reach Extended ADSL is able to guarantee high reach performance.
STLC60454: 4 Ch ADSL/ADSL2+ AFE with integrated receiver and LP filters STLC60243: Dual channel Line Driver
Figure 1. Chipset Architecture Overview
Flash ROM
Host CPU
SDRAM STLC60243 Dual Line Driver
STLC60454 Quad AFE STLC61256 Twelve ADSL Transceiver with PerFlow STLC60454 Quad AFE STLC60454 Quad AFE
ATM/ POS STM/ RMII/ SMII/ ATM
Utopia In-Band
Serial
STLC60243 Dual Line Driver
Serial Host interface
REV. 1 1/8
June 2004
This is preliminary information on a new product foreseen to be developed. Details are subject to change without notice.
CopperWing12
2

ADSL SUPPORTED STANDARDS
T1.413 Issue 2 ETSI RTS/TM 06006 - ADSL over ISDN ITU G.992.1 - G.dmt, Annexes A, B, C, I - Amendment to G.992.1 Annex C ITU G.994.1 - G.hs rev 2. ITU G.992.2 - G.lite, Annexes A, B, C. G.992.3 - G.dmt.bis, Annex A, B, C, I, J, L, M G.992.4 - G.lite.bis G.992.5 - G.adslplus, Annex A, B, C, I, J, M RE-ADSL Metallic loop testing

3
PERFLOW ATM/IP CELL PROCESSOR FEATURES
Network processing functionality on the line card - First stage switching Cell and Packet processing - -AAL5 and AAL2 SAR functions on chip - ATM line card switch - Serial ATM - PTM-TC (Packet Over HDLC) - Traffic Management and Policing
Configurable backplane interfaces - Utopia Level 2&3, PoS, RMII, SMII, Serial ATM, STM
2/8
STLC61255
12 CHANNEL DMT ADSL DATA PUMP
DATA BRIEF
4

MAIN FEATURES
Support for 12 independent ports. Low power consumption Category II Functionality: Trellis coding and Echo cancellation Flexible bin assignment: Supports ADSL over POTS, ADSL over ISDN, all digital loop and overlapping spectra. TC layer supporting: ATM TC No external memory needed for Interleave memory nor modem SW No real time requirements from the controller Each modem can be different phase (startup/ Showtime) independently of other modems Package: PBGA676 27x27mm 0.13um CMOS technology 1.2V core logic supply (3.3V for I/O) -40C to +85C operation
Figure 1. Package
PBGA676 (27 x 27mm)
Table 1. Order Codes
Part Number STLC61255 Package PBGA676

5
DESCRIPTION
The STLC61255 twelve channels ADSL Transceiver is the key component for Asymmetrical Digital Subscriber Line (ADSL) Central Office modem implementation. The highly integrated device supports category II ADSL functionalities, including trellis coding and echo cancellation. The device embodies 6 independent dual transceivers optimized for Central Office operation, with bit rates of up to 3.0 Mbps up-
stream and 24 Mbps downstream. This device is ideal for power and area sensitive Central Office equipment, providing highest performance and density while meeting all telecom grade equipment requirements. The STLC61255 is designed for minimal host controller intervention during runtime operation. Combining this feature with additional management interfaces such as the serial host interface and the Inband Utopia management interface provides many alternatives for designs that significantly reduce operation complexity and cost. Cost saving can be achieved by using a singe low-cost controller to support high-density line-cards, saving the need for onboard flash memory or even the entire host processor environment. The STLC61255 host interface provides a full sup-port of the ADSL MIB, and a rich set of statistic information and programmable fault alarms.
June 2004
This is preliminary information on a new product foreseen to be developed. Details are subject to change without notice.
3/8
STLC61256
12 CHANNEL DMT ADSL DATA PUMP WITH EMBEDDED IP/ATM CELL PROCESSOR
DATA BRIEF
6

MAIN FEATURES
Support for 12 independent ports. Low power consumption Category II Functionality: Trellis coding and Echo cancellation Flexible bin assignment: Supports ADSL over POTS, ADSL over ISDN, all digital loop and overlapping spectra. TC layer supporting: STM TC, ATM TC and PTM TC (as required by G.dmt.bis annex K) Includes PerFlow Cell Processor - AAL5/2 SAR - Policing and Scheduling 4 priorities - Supports ATM and IP simultaneously per port - Full switching capability
Figure 1. Package
PBGA676 (27 x 27mm)
Table 1. Order Codes
Part Number STLC61256 Package PBGA676

the same card. External DRAM is required only for full PerFlow feature support (layer 2 addressing like MAC or VPI/VCI level, Hash support, high number of voice+data connections per channel). The highly integrated device supports category II ADSL functionalities, including trellis coding and echo cancellation. The device embodies 6 independent dual transceivers optimized for Central Office operation, with bit rates of up to 3.0 Mbps upstream and 24 Mbps downstream. This device is ideal for power and area sensitive Central Office equipment, providing highest performance and density while meeting all telecom grade equipment requirements. The STLC61256 is designed for minimal host controller intervention during runtime operation. Combining this feature with additional management interfaces such as the serial host interface and the In-band Utopia management interface provides many alternatives for designs that significantly reduce operation complexity and cost. Cost saving can be achieved by using a singe low-cost controller to support high-density line-cards, saving the need for on-board flash memory or even the entire host processor environment. The STLC61256 host interface provides a full sup-port of the ADSL MIB, and a rich set of statistic information and programmable fault alarms.

No external memory needed for Interleave memory nor modem SW (for advanced PerFlow applications external SDRAM needed) No real time requirements from the controller Each modem can be different phase (startup/ Showtime) independently of other modems Package: PBGA676 27x27mm 0.13um CMOS technology 1.2V core logic supply (3.3V for I/O) -40C to +85C operation
7
DESCRIPTION
The STLC61256 twelve channels ADSL Transceiver is an advanced component for ADSL Central Office modem implementation. The embedded IP/ATM Cell Processor allows to simplify the design of high density CO line cards and to develop a single platform that supports IP or ATM based equipments. It allows also different line card architecture with the possibility to have also chaining of several STLC61256 devices on
June 2004
This is preliminary information on a new product foreseen to be developed. Details are subject to change without notice.
4/8
STLC60454
4 CHANNEL ADSL/ADSL+ AFE
DATA BRIEF
8
MAIN FEATURES
Tx Path - Low pass filter - Programmable Gain Amplifier Rx Path - Programmable filters - Internal Low Noise Amplifier ITU-T and ANSI Tone Detection per channel Per channel Power Down Function Fully Programmable through the Data Pump Interface (STLC61255/6) 144-pin LBGA package (13x13mm) Power consumption 0.8W (200mW/line) 0.35 um technology Single 3.3V supply Extended temperature range
Figure 1. Package
LBGA144 (13 x 13mm)
Table 1. Order Codes
Part Number STLC60454 Package LBGA144

9
DESCRIPTION
The STLC60454 is a 4 channel ADSL AFE. It implements four analog transceiver functions required for a central office modem. It connects the digital modem chip with the line driver and hybrid balance circuit. This 4 channel AFE has been designed with high dynamic range in order to greatly reduce the external filter requirements. Each single channel can be put in power down mode and provides programmable filters in the receive path. No external receiver is required.
June 2004
This is preliminary information on a new product foreseen to be developed. Details are subject to change without notice.
5/8
STLC60243
DUAL CHANNEL ADSL LINE DRIVER
DATA BRIEF
10 MAIN FEATURES

Figure 1. Package
Low Noise: 3.5nV/Hz Class AB architecture High Peak Output Current: 600 mA Low Single Tone Distortion: -60dBc Thermal And Overload Protection BCD-SOI technology HTSSOP28 Package -40 TO +85C Operating Rang
HTSSOP28
Table 1. Order Codes
Part Number STLC60243 Package HTSSOP28
11 DESCRIPTION
The STLC60243 is a dual channel ADSL Line Driver featuring a high slew rate and a large bandwidth optimized for XDSL applications (ADSL and ADSL+). The device is available in a HTSSOP 28
pin package (4x9 mm) with an exposed lead frame. The STLC60243 is designed optimizing bandwidth, distortion performances and power consumption.
June 2004
This is preliminary information on a new product foreseen to be developed. Details are subject to change without notice.
6/8
CopperWing12
Table 1. Revision History
Date June 2004 Revision 1 First Issue Description of Changes
7/8
CopperWing12
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners (c) 2004 STMicroelectronics - All rights reserved STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com
8/8


▲Up To Search▲   

 
Price & Availability of STLC61256

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X